"Yuncheng Zhang,Zheng Sun,Bangan Liu,Junjun Qiu,Dingxin Xu,Yi Zhang,Xi Fu,Dongwon You,Hongye Huang,Waleed Madany,Ashbir Aviat Fadila,Zezheng Liu,Wenqian Wang,Yuang Xiong,Atsushi Shirane,Kenichi Okada","A Time-Mode-Modulation Digital Quadrature Power Amplifier Based on 1-bit DSM and Transformer Combined FIR","IEEE SSCS Japan Chapter VLSI Circuits񍐉",,,,,,2023,July "Dingxin Xu,Yuncheng Zhang,Hongye Huang,Zheng Sun,Bangan Liu,Ashbir Aviat Fadila,Junjun Qiu,Zezheng Liu,Wenqian Wang,Yuang Xiong,Waleed Madany,Atsushi Shirane,Kenichi Okada","A 6.5-to-8GHz Cascaded Dual-Fractional-N Digital PLL Achieving -63.7dBc Fractional Spurs with 50MHz Reference","IEEE Custom Integrated Circuits Conference?(CICC)",,,,,,2023,Apr. "Junjun Qiu,Wenqian Wang,Zheng Sun,Bangan Liu,Yuncheng Zhang,Dingxin Xu,Hongye Huang,Ashbir Aviat Fadila,Zezheng Liu,Waleed Madany,Yuang Xiong,Atsushi Shirane,Kenichi Okada","A 32kHz-Reference 2.4GHz Fractional-N Nonuniform Oversampling PLL with Gain Boosted PD and Loop Gain Calibration","IEEE International Solid-State Circuits Conference (ISSCC)",,,,,,2023,Feb.